Zen is the first iteration in the Zen family of computer processor microarchitectures from AMD. It was first used with their Ryzen series of CPUs in February 2017.[4] The first Zen-based preview system was demonstrated at E3 2016, and first substantially detailed at an event hosted a block away from the Intel Developer Forum 2016. The first Zen-based CPUs, codenamed "Summit Ridge", reached the market in early March 2017, Zen-derived Epyc server processors launched in June 2017[11] and Zen-based APUs arrived in November 2017.[12]
Zen is a clean sheet design that differs from AMD's previous long-standing Bulldozer architecture. Zen-based processors use a 14 nmFinFET process, are reportedly more energy efficient, and can execute significantly more instructions per cycle. SMT has been introduced, allowing each core to run two threads. The cache system has also been redesigned, making the L1 cache write-back. Zen processors use three different sockets: desktop Ryzen chips use the AM4 socket, bringing DDR4 support; the high-end desktop Zen-based Threadripper chips support quad-channel DDR4 memory and offer 64 PCIe 3.0 lanes (vs 24 lanes), using the TR4 socket;[13][14] and Epyc server processors offer 128 PCIe 3.0 lanes and octa-channel DDR4 using the SP3 socket.
Zen is based on a SoC design.[15] The memory controller and the PCIe, SATA, and USB controllers are incorporated into the same chip(s) as the processor cores. This has advantages in bandwidth and power, at the expense of chip complexity and die area.[16] This SoC design allows the Zen microarchitecture to scale from laptops and small-form factor mini PCs to high-end desktops and servers.
By 2020, 260 million Zen cores have already been shipped by AMD.[17]
Design
According to AMD, the main focus of Zen is on increasing per-core performance.[21][22][23]
A fundamental building block for all Zen-based CPUs is the Core Complex (CCX) consisting of four cores and their associated caches. Processors with more than four cores consist of multiple CCXs connected by Infinity Fabric.[26] Processors with non-multiple-of-four core counts have some cores disabled.
Improved branch prediction using a hashed perceptron system with Indirect Target Array similar to the Bobcat microarchitecture,[31] something that has been compared to a neural network by AMD engineer Mike Clark.[32]
The branch predictor is decoupled from the fetch stage.
A dedicated stack engine for modifying the stack pointer, similar to that of Intel Haswell and Broadwell processors.[33]
Move elimination, a method that reduces physical data movement to reduce power consumption.
PTE (page table entry) coalescing, which combines 4kB page tables into 32kB page size.
"Pure Power" (more accurate power monitoring sensors).[35]
Support for intel-style running average power limit (RAPL) measurement.[36]
Smart Prefetch.
Precision Boost.
eXtended Frequency Range (XFR), an automated overclocking feature which boosts clock speeds beyond the advertised turbo frequency.[37]
This is the first time in a very long time that we engineers have been given the total freedom to build a processor from scratch and do the best we can do. It is a multi-year project with a really large team. It's like a marathon effort with some sprints in the middle. The team is working very hard, but they can see the finish line. I guarantee that it will deliver a huge improvement in performance and power consumption over the previous generation.
— Suzanne Plummer, Zen team leader, on September 19th, 2015.[38]
The Zen architecture is built on a 14 nanometerFinFET process subcontracted to GlobalFoundries,[39] which in turn licenses its 14nm process from Samsung Electronics.[40] This gives greater efficiency than the 32 nm and 28 nm processes of previous AMD FX CPUs and AMD APUs, respectively.[41] The "Summit Ridge" Zen family of CPUs use the AM4 socket and feature DDR4 support and a 95 W TDP (thermal design power).[41] While newer roadmaps don't confirm the TDP for desktop products, they suggest a range for low-power mobile products with up to two Zen cores from 5 to 15 W and 15 to 35 W for performance-oriented mobile products with up to four Zen cores.[42]
Each Zen core can decode four instructions per clock cycle and includes a micro-op cache which feeds two schedulers, one each for the integer and floating point segments.[43][44] Each core has two address generation units, four integer units, and four floating point units. Two of the floating point units are adders, and two are multiply-adders. However, using multiply-add-operations may prevent simultaneous add operation in one of the adder units.[45] There are also improvements in the branch predictor. The L1 cache size is 64 KB for instructions per core and 32 KB for data per core. The L2 cache size 512 KB per core, and the L3 is 1–2 MB per core. L3 caches offer 5× the bandwidth of previous AMD designs.
History and development
AMD began planning the Zen microarchitecture shortly after re-hiring Jim Keller in August 2012.[46] AMD formally revealed Zen in 2015.
The team in charge of Zen was led by Keller (who left in September 2015 after a 3-year tenure) and Zen Team Leader Suzanne Plummer.[47][48] The Chief Architect of Zen was AMD Senior Fellow Michael Clark.[49][50][51]
Zen was originally planned for 2017 following the ARM64-based K12 sister core, but on AMD's 2015 Financial Analyst Day it was revealed that K12 was delayed in favor of the Zen design, to allow it to enter the market within the 2016 timeframe,[9] with the release of the first Zen-based processors expected for October 2016.[52]
In November 2015, a source inside AMD reported that Zen microprocessors had been tested and "met all expectations" with "no significant bottlenecks found".[2][53]
In December 2015, it was rumored that Samsung may have been contracted as a fabricator for AMD's 14 nm FinFET processors, including both Zen and AMD's then-upcoming Polaris GPU architecture.[54] This was clarified by AMD's July 2016 announcement that products had been successfully produced on Samsung's 14 nm FinFET process.[55] AMD stated Samsung would be used "if needed", arguing this would reduce risk for AMD by decreasing dependence on any one foundry.
In December 2019, AMD started putting out first generation Ryzen products built using the second generation Zen+ architecture.[56]
Advantages over predecessors
Manufacturing process
Processors based on Zen use 14 nm FinFET silicon.[57] These processors are reportedly produced at GlobalFoundries.[58] Prior to Zen, AMD's smallest process size was 28 nm, as utilized by their Steamroller and Excavator microarchitectures.[59][60] The immediate competition, Intel's Skylake and Kaby Lake microarchitecture, are also fabricated on 14 nm FinFET;[61] though Intel planned to begin the release of 10 nm parts later in 2017.[62] Intel was unable to reach this goal, and in 2021, only mobile chips have been produced with the 10nm process. In comparison to Intel's 14 nm FinFET, AMD claimed in February 2017 the Zen cores would be 10% smaller.[63] Intel has later announced in July 2018 that 10nm mainstream processors should not be expected before the second half of 2019.[64]
For identical designs, these die shrinks would use less current (and power) at the same frequency (or voltage). As CPUs are usually power limited (typically up to ~125W, or ~45W for mobile), smaller transistors allow for either lower power at the same frequency, or higher frequency at the same power.[65]
Performance
One of Zen's major goals in 2016 was to focus on performance per-core, and it was targeting a 40% improvement in instructions per cycle (IPC) over its predecessor.[66]Excavator, in comparison, offered 4–15% improvement over previous architectures.[67][68] AMD announced the final Zen microarchitecture actually achieved 52% improvement in IPC over Excavator.[69] The inclusion of SMT also allows each core to process up to two threads, increasing processing throughput by better use of available resources.
The Zen processors also employ sensors across the chip to dynamically scale frequency and voltage.[70] This allows for the maximum frequency to be dynamically and automatically defined by the processor itself based upon available cooling.
Zen supports AVX2 but it requires two clock cycles to complete each AVX2 instruction compared to Intel's one.[71][72] This difference was corrected in Zen 2.
Pre-release reports stated APUs using the Zen architecture would also support High Bandwidth Memory (HBM).[75] However, the first demonstrated APU did not use HBM.[76] Previous APUs from AMD relied on shared memory for both the GPU and the CPU.
Power consumption and heat output
Processors built at the 14 nm node on FinFET silicon should show reduced power consumption and therefore heat over their 28 nm and 32 nm non-FinFET predecessors (for equivalent designs), or be more computationally powerful at equivalent heat output/power consumption.
Zen also uses clock gating,[44] reducing the frequency of underutilized portions of the core to save power. This comes from AMD's SenseMI technology, using sensors across the chip to dynamically scale frequency and voltage.[70]
Enhanced security and virtualization support
Zen added support for AMD's Secure Memory Encryption (SME) and AMD's Secure Encrypted Virtualization (SEV). Secure Memory Encryption is real-time memory encryption done per page table entry. Encryption occurs on a hardware AES engine and keys are managed by the onboard "Security" Processor (ARM Cortex-A5) at boot time to encrypt each page, allowing any DDR4 memory (including non-volatile varieties) to be encrypted. AMD SME also makes the contents of the memory more resistant to memory snooping and cold boot attacks.[77][78]
SME can be used to mark individual pages of memory as encrypted through the page tables. A page of memory that is marked encrypted will be automatically decrypted when read from DRAM and will be automatically encrypted when written to DRAM. The SME feature is identified through a CPUID function and enabled through the SYSCFG MSR. Once enabled, page table entries will determine how the memory is accessed. If a page table entry has the memory encryption mask set, then that memory will be accessed as encrypted memory. The memory encryption mask (as well as other related information) is determined from settings returned through the same CPUID function that identifies the presence of the feature.[79]
The Secure Encrypted Virtualization (SEV) feature allows the memory contents of a virtual machine (VM) to be transparently encrypted with a key unique to the guest VM. The memory controller contains a high-performance encryption engine which can be programmed with multiple keys for use by different VMs in the system. The programming and management of these keys is handled by the AMD Secure Processor firmware which exposes an API for these tasks.[80]
AMD, in announcing its Radeon Instinct line, argued that the upcoming Zen-based Naples server CPU would be particularly suited for building deep learning systems.[84][85] The 128[86]PCIe lanes per Naples CPU allows for eight Instinct cards to connect at PCIe x16 to a single CPU. This compares favorably to the Intel Xeon line, with only 40[citation needed] PCIe lanes.
Features
CPUs
This section is empty. You can help by adding to it. (March 2023)
The Zen architecture is used in the current-generation desktop Ryzen CPUs. It is also in Epyc server processors (successor of Opteron processors), and APUs.[75][unreliable source][87][88]
The first desktop processors without graphics processing units (codenamed "Summit Ridge") were initially expected to start selling at the end of 2016, according to an AMD roadmap; with the first mobile and desktop processors of the AMD Accelerated Processing Unit type (codenamed "Raven Ridge") following in late 2017.[89] AMD officially delayed Zen until Q1 of 2017. In August 2016, an early demonstration of the architecture showed an 8-core/16-thread engineering sample CPU at 3.0 GHz.[10]
In December 2016, AMD officially announced the desktop CPU line under the Ryzen brand for release in Q1 2017. It also confirmed Server processors would be released in Q2 2017, and mobile APUs in H2 2017.[90]
On March 2, 2017, AMD officially launched the first Zen architecture-based octacore Ryzen desktop CPUs. The final clock speeds and TDPs for the 3 CPUs released in Q1 of 2017 demonstrated significant performance-per-watt benefits over the previous K15h (Piledriver) architecture.[91][92] The octacore Ryzen desktop CPUs demonstrated performance-per-watt comparable to Intel's Broadwell octacore CPUs.[93][94]
In March 2017, AMD also demonstrated an engineering sample of a server CPU based on the Zen architecture. The CPU (codenamed "Naples") was configured as a dual-socket server platform with each CPU having 32 cores/64 threads.[4][10]
AMD announced in March 2017 that it would release a server platform based on Zen, codenamed Naples, in the second quarter of the year. The platform include 1- and 2-socket systems. The CPUs in multi-processor configurations communicate via AMD's Infinity Fabric.[119] Each chip supports eight channels of memory and 128 PCIe 3.0 lanes, of which 64 lanes are used for CPU-to-CPU communication through Infinity Fabric when installed in a dual-processor configuration.[120] AMD officially revealed Naples under the brand name Epyc in May 2017.[121]
On June 20, 2017, AMD officially released the Epyc 7000 series CPUs at a launch event in Austin, Texas.[122]
Common features:
^"Intel Kaby Lake to compete against AMD Zen at end of 2016". 2016-03-02. Archived from the original on 2016-03-06. Retrieved 2016-03-07. Intel's Kaby Lake-series processors, which are scheduled to launch in the third quarter, but will not begin volume production until the end of 2016, while AMD is set to release its Zen architecture-based processors at the end of the fourth quarter.
Miss HokusaiLogo en japonés de Miss Hokusai百日紅(Sarusuberi)CreadorHinako SugiuraGéneroDrama histórico, recuentos de la vida MangaOtros nombresMiss HokusaiCreado porHinako SugiuraEditorialJitsugyo no Nihon ShaPublicado enWeekly Manga SundayDemografíaSeinenPrimera publicación1983Última publicación1987 Ficha en Anime News Network PelículaDirectorKeiichi HaraProducido porKeiko MatsushitaAsako NishikawaGuionMiho MaruoEstudioProduction I.GMúsica porSatoru Kōsaki ...
Edisi IIAlbum studio karya AlexaDirilis1 Agustus 2010GenrePop RockLabelWarner Music IndonesiaKronologi Alexa Alexa (2008) Alexa: Special Edition (2009)Alexa2008 Edisi II (2010) Dulu, Kemarin, Sekarang (2015) Singel dalam album Edisi II Andai Dulu, Kemarin, Sekarang2015 Edisi II adalah album kedua dari grup musik Indonesia, Alexa yang dirilis pada tahun 2010. Berisikan 13 buah lagu dengan lagu Andai sebagai hits singel album ini. Daftar lagu Selagi Ku Mampu Andai Separuh Jiwaku Selalu Kuke...
هذه المقالة يتيمة إذ تصل إليها مقالات أخرى قليلة جدًا. فضلًا، ساعد بإضافة وصلة إليها في مقالات متعلقة بها. (سبتمبر_2013) ديميتر بريسمعلومات عامةالجنسية كندا التأسيس 2006 النوع دار نشر المقر الرئيسي أونتاريو أهم الشخصياتالمؤسس Andrea O'Reilly (en) تعديل - تعديل مصدري - تعديل ويكي بيانات ...
Guilty Pleasures, buku pertama dari seri Anita Blake: Vampire Hunter Anita Blake: Vampire Hunter adalah seri novel fantasi karangan Laurell K. Hamilton. Seri ini berlatar di semesta paralel dari Saint Louis dan menceritakan tentang dunia yang dihuni oleh vampir. Tokoh utama dalam novel ini bernama Anita Blake. Buku Guilty Pleasures (1993) ISBN 0-515-13449-X The Laughing Corpse (1994) ISBN 0-425-19200-8 Circus of the Damned (1995) ISBN 0-515-13448-1 The Lunatic Cafe (1996) ISBN 0-425-20137-6 B...
لمعانٍ أخرى، طالع بنائية (توضيح). هذه المقالة بحاجة لصندوق معلومات. فضلًا ساعد في تحسين هذه المقالة بإضافة صندوق معلومات مخصص إليها. في فلسفة الرياضيات، تؤكد البنائية أنه من الضروري إيجاد (أو بناء) مثالاً محددًا لشيء رياضي لإثبات وجود مثال. على النقيض من ذلك، في الريا...
Попов Володимир ФедоровичНародився 28 липня (10 серпня) 1907Харків, Російська імперіяПомер 2001[1][2][…]Москва, РосіяПоховання Ваганьковське кладовищеКраїна Російська імперія СРСР РосіяДіяльність письменник, металургГалузь белетристика[4]Alma mater ДВНЗ До...
Highest court in the U.S. state of North Dakota North Dakota Supreme CourtSealEstablished1889LocationBismarck, North DakotaComposition methodNon-partisan electionAuthorized byConstitution of North DakotaAppeals toSupreme Court of the United StatesJudge term length10 yearsNumber of positions5WebsiteOfficial websiteChief JusticeCurrentlyJon J. JensenSince2020Lead position ends2025Jurist term ends2030 The North Dakota Supreme Court is the highest court of law in the state of North Dakota. The Co...
Human growth disorder Not to be confused with Deep-sea gigantism or Island gigantism. Medical conditionGigantismOther namesGiantismRobert Wadlow stood 8 ft 11 in (2.72 m)SpecialtyEndocrinologySymptomsAbnormal growth in height or size, weakness and insomniaComplicationsExcessive sweating, delayed puberty, weakness and severe or recurrent headaches, common stroke, vomiting, high fevers, sleepiness, dry mouth, diarrhea, stomachache, ear pain, memory loss, back painCausesHyperplasi...
This article needs additional citations for verification. Please help improve this article by adding citations to reliable sources. Unsourced material may be challenged and removed.Find sources: Yaana novel – news · newspapers · books · scholar · JSTOR (May 2015) (Learn how and when to remove this template message) Yaana 2nd editionAuthorS L BhyrappaCountryIndiaLanguageKannadaSubjectHuman relationshipGenreScientific fictionPublisherSahitya Bhandar...
Nicolas Grunitzky, 1964 Nicolas Ador Grunitzky (Atakpamé, 5 april 1913 – Parijs, 27 september 1969) was een Togolees staatsman. Grunitzky was de zoon van een Poolse officier in Duitse dienst en een Togolese moeder, afkomstig uit de koninklijke familie van Atakpamé. Hij volgde onderwijs in Atakpamé en studeerde rechten in Bordeaux. Tijdens de Tweede Wereldoorlog zat hij in het verzet dat zich tegen het Vichy-bewind in Togo keerde. Hij was de oprichter van de Togolese Progressieve Partij (...
Ice cream dessert This article is about the ice cream dessert. For the Korean sausage, see Sundae (sausage). Ice Cream Sundae redirects here. For other uses, see Ice Cream Sundae (disambiguation). Not to be confused with Sunday. This article needs additional citations for verification. Please help improve this article by adding citations to reliable sources. Unsourced material may be challenged and removed.Find sources: Sundae – news · newspapers · books · s...
Australian beauty pageant titleholder (born 1996) Nina RobertsonRobertson crowned as Miss Earth – Air 2017BornNina Josie Robertson (1996-10-22) 22 October 1996 (age 27)Melbourne, Victoria, AustraliaHeight1.71 m (5 ft 7+1⁄2 in)Beauty pageant titleholderTitleMiss Earth Australia 2017Majorcompetition(s)Mutya ng Pilipinas 2015(Mutya ng Overseas Communities)Miss Earth Australia 2017(Winner)Miss Earth 2017(Miss Earth – Air) Nina Josie Robertson (born 21 October 1996) i...
1925 legal reform in the Republic of TurkeyMustafa Kemal Atatürk in Izmir for the promotion of the hat, 11 October 1925 The Hat Revolution in Turkey resulted in the 1925 legal regulation which intended to regulate men's head-covering practices and make them compatible with the norms in Western countries. Thus, the fez was banned and men were encouraged to wear hats in its place. Change in professional attire Before November 25, 1925, when the Hat Law was enacted, changes were seen in some pr...
Attraction at China Pavilion at Epcot Reflections of ChinaThe Temple of Heaven is the entrance to the Reflections of China theater.EpcotAreaWorld Showcase, China PavilionStatusOperatingOpening dateMay 22, 2003Closing dateTBDReplacedThe Wonders of China (1982–2003)Replaced byWondrous China Ride statisticsAttraction typeCircle-Vision 360° TheaterDesignerWalt Disney ImagineeringThemeSights in ChinaMusicComposed by Richard BellisDuration12:30 Wheelchair accessible Assistive listening available...
Historical process in Eastern Europe This article needs additional citations for verification. Please help improve this article by adding citations to reliable sources. Unsourced material may be challenged and removed.Find sources: Christianization of Kievan Rus' – news · newspapers · books · scholar · JSTOR (January 2023) (Learn how and when to remove this template message) The Baptism of Rus' (Klavdiy Lebedev c. 1900) The Christianization of Kiev...
The P2 transport was a United States Maritime Commission design for a passenger ship which could be readily converted into a troop transport. Three variants of the design were built, the P2-SE2-R1 (Admirals), P2-S2-R2 (Generals), and P2-SE2-R3 (Presidents). Admirals USS Admiral R. E. Coontz (AP-122) Class overview NameAdmiral-class BuildersBethlehem Alameda Works Operators United States Navy Built1942–45 In commission1944–91 Planned10 Completed8 General characteristics [1] Ty...
Region west of the Nile Valley Map of the world according to Herodotus During the Iron Age and classical antiquity, Libya (from Greek Λιβύη: Libyē, which came from Berber: Libu) referred to modern-day Africa west of the Nile river. Greek and Roman geographers placed the dividing line between Libya/Africa and Asia at the Nile.[1][2][3][4] More narrowly, Libya could also refer to the country immediately west of Egypt, viz Marmarica (Libya Inferior) and Cyre...
26th Rocket BrigadeActive1993-presentCountry RussiaBranch Russian Ground ForcesGarrison/HQLuga, Leningrad OblastMilitary unit The 26th Rocket Brigade (Military Unit Number 54006) is a brigade of the Russian Ground Forces, stationed at Luga, Leningrad Oblast in the Western Military District. It is equipped with the 9K720 Iskander surface-to surface missile. History After a merge of two organizations in 1993, it traces its history to the creation of the 149th Guards Nemanskaya Red Ban...